Abstract
As the demand on displays increases, new thin-film transistors such as metal oxide transistor are continuously being invented. When designing a circuit consisting of such new transistors, a new transistor model based on proper charge transport mechanisms is needed for each of them. In this paper, a modeling framework which enables to choose charge transport mechanisms that are limited to certain operation regions and assemble them into a transistor model instead of making an integrated transistor model dedicated to each transistor. The framework consists of a graphic user interface to choose charge transport models and a current calculation part, which is also implemented in AIM-SPICE for circuit simulation.
| Translated title of the contribution | Assembly Modeling Framework for Thin-Film Transistors |
|---|---|
| Original language | Korean |
| Pages (from-to) | 59-64 |
| Number of pages | 6 |
| Journal | 반도체디스플레이기술학회지 |
| Volume | 16 |
| Issue number | 3 |
| State | Published - Sep 2017 |