4비트 ADC 반복구조를 이용한 저전력 전류모드 12비트 ADC

Translated title of the contribution: A Low Power Current-Mode 12-bit ADC using 4-bit ADC in cascade structure

Research output: Contribution to journalArticlepeer-review

Abstract

In this paper, a low power current mode 12-bit ADC(: Analog to Digital Converter) is proposed to mix digital circuits and analog circuits with the advantages of low power consumption and high speed operation. The proposed 12 bit ADC is implemented by using 4-bit ADC in a cascade structure, so its power consumption can be reduced, and the chip area can be reduced by using a conversion current mirror circuit. The proposed 12-bit ADC is SK Hynix 350nm process, and post-layout simulation is performed using Cadence MMSIM. It operates at a supply voltage of 3.3V and the area of the proposed circuit is 318㎛ x 514㎛. In addition, the ADC shows the possibility of operating with low power consumption of 3.4mW average power consumption in this paper.
Translated title of the contributionA Low Power Current-Mode 12-bit ADC using 4-bit ADC in cascade structure
Original languageKorean
Pages (from-to)1145-1152
Number of pages8
Journal한국전자통신학회 논문지
Volume14
DOIs
StatePublished - Dec 2019

Fingerprint

Dive into the research topics of 'A Low Power Current-Mode 12-bit ADC using 4-bit ADC in cascade structure'. Together they form a unique fingerprint.

Cite this