A low-power TDC-Configured logarithmic resistance sensor for MLC PCM Readout

Ji Wook Kwon, Dong Hwan Jin, Hyeon June Kim, Sun Il Hwang, Min Chul Shin, Jun Ho Cheon, Seung Tak Ryu

Research output: Contribution to journalArticlepeer-review

7 Scopus citations

Abstract

This paper proposes a low-power logarithmic resistance sensor for multi-level cell phase-change memory readout. The proposed sensor is composed of a resistance-to-current converter (R2I) and a current-to-digital converter (I2D). A simple bleeding current source pair added to the R2I enhances the current settling speed and the sensing accuracy. The two-step I2D with a time-to-digital converter-configured fine ADC could be designed with low-power consumption and small size owing to the time-reference generator that is shared by multiple channels and incorporates interpolation and size-scaling techniques. The total conversion time of the readout sensor, including the R2I conversion, is 100 ns, and the power consumption of a single-channel readout sensor is 60 μW under a 1.2 V supply. The ratio of the minimum decision step size to the full scale input current of the I2D corresponds to that of a conventional 9.6-b linear ADC. The prototype sensor is composed of 14-channels sharing a single time-reference generator, where each narrow single channel occupies 19 μm × 590 μm in a 65-nm CMOS process.

Original languageEnglish
Article number7477998
Pages (from-to)5524-5535
Number of pages12
JournalIEEE Sensors Journal
Volume16
Issue number14
DOIs
StatePublished - 15 Jul 2016

Keywords

  • logarithmic ADC
  • phase-change memory (PCM)
  • resistance sensor
  • resistance-to-digital converter (RDC)
  • time-to-digital converter (TDC)

Fingerprint

Dive into the research topics of 'A low-power TDC-Configured logarithmic resistance sensor for MLC PCM Readout'. Together they form a unique fingerprint.

Cite this