Abstract
Although the technology scaling has enabled designers to integrate a large number of processors onto a single chip realizing chip multi-processor (CMP), problems arising from technology scaling have made power reduction an important design issue. Since interconnection networks dissipate a significant portion of the total system power budget, it is desirable to consider interconnection network's power efficiency when designing CMP. In this paper, we present a variable frequency link for a power-aware interconnection network using the clock boosting mechanism, and apply a dynamic frequency scaling (DFS) policy, that judiciously adjusts link frequency based on link utilization parameter. Experimental result shows that history-based DFS successfully adjusts link frequency to track actual link utilization over time, demonstrating the feasibility of the proposed link as a power-aware interconnection network for system-on-chip (SoC).
| Original language | English |
|---|---|
| Pages (from-to) | 479-485 |
| Number of pages | 7 |
| Journal | Integration |
| Volume | 42 |
| Issue number | 4 |
| DOIs | |
| State | Published - Sep 2009 |
Keywords
- Dynamic frequency scaling
- Interconnection network
- Network-on-chip (NoC)
- Power optimization
- System-on-chip (SoC)