@inproceedings{9b31312f33874d79a334c0a411603c19,
title = "Area and power-efficient innovative network-on-chip architecurte",
abstract = "This paper proposes a novel Network-on-Chip (NoC) architecture that not only enhances network transmission performance while maintaining implementation cost feasible, but also provides a power-efficient solution for interconnection network scenarios. Diagonally-linked mesh (DMesh) NoC that uses wormhole packet switching technique implements a high-performance NoC platform to meet both cost and power consumption requirements. The proposed architecture uses an adaptive quasi-minimal routing algorithm so that DMesh can improve average latency and saturation traffic load owing to its flexibility and adaptiveness. In addition, implementation results show that employing diagonal links is a more area-efficient way for improving network performance than using large buffers. Simulation results also reveal that power consumption in DMesh networks outperforms traditional Mesh networks.",
keywords = "Area-efficient, Interconnection network, Network-on-Chip (NoC), Power-efficient, Power-optimization, System-on-Chip (SoC)",
author = "Chifeng Wang and Hu, \{Wen Hsiang\} and Nader Bagherzadeh and Lee, \{Seung Eun\}",
year = "2010",
doi = "10.1109/PDP.2010.15",
language = "English",
isbn = "9780769539393",
series = "Proceedings of the 18th Euromicro Conference on Parallel, Distributed and Network-Based Processing, PDP 2010",
pages = "533--539",
booktitle = "Proceedings of the 18th Euromicro Conference on Parallel, Distributed and Network-Based Processing, PDP 2010",
note = "18th Euromicro Conference on Parallel, Distributed and Network-Based Processing, PDP 2010 ; Conference date: 17-02-2010 Through 19-02-2010",
}