Area and power-efficient innovative network-on-chip architecurte

Chifeng Wang, Wen Hsiang Hu, Nader Bagherzadeh, Seung Eun Lee

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

13 Scopus citations

Abstract

This paper proposes a novel Network-on-Chip (NoC) architecture that not only enhances network transmission performance while maintaining implementation cost feasible, but also provides a power-efficient solution for interconnection network scenarios. Diagonally-linked mesh (DMesh) NoC that uses wormhole packet switching technique implements a high-performance NoC platform to meet both cost and power consumption requirements. The proposed architecture uses an adaptive quasi-minimal routing algorithm so that DMesh can improve average latency and saturation traffic load owing to its flexibility and adaptiveness. In addition, implementation results show that employing diagonal links is a more area-efficient way for improving network performance than using large buffers. Simulation results also reveal that power consumption in DMesh networks outperforms traditional Mesh networks.

Original languageEnglish
Title of host publicationProceedings of the 18th Euromicro Conference on Parallel, Distributed and Network-Based Processing, PDP 2010
Pages533-539
Number of pages7
DOIs
StatePublished - 2010
Event18th Euromicro Conference on Parallel, Distributed and Network-Based Processing, PDP 2010 - Pisa, Italy
Duration: 17 Feb 201019 Feb 2010

Publication series

NameProceedings of the 18th Euromicro Conference on Parallel, Distributed and Network-Based Processing, PDP 2010

Conference

Conference18th Euromicro Conference on Parallel, Distributed and Network-Based Processing, PDP 2010
Country/TerritoryItaly
CityPisa
Period17/02/1019/02/10

Keywords

  • Area-efficient
  • Interconnection network
  • Network-on-Chip (NoC)
  • Power-efficient
  • Power-optimization
  • System-on-Chip (SoC)

Fingerprint

Dive into the research topics of 'Area and power-efficient innovative network-on-chip architecurte'. Together they form a unique fingerprint.

Cite this