TY - JOUR
T1 - CMOS Image Sensor with Two-Step Single-Slope ADC Using Differential Ramp Generator
AU - Park, Sung Yun
AU - Kim, Hyeon June
N1 - Publisher Copyright:
© 2021 IEEE.
PY - 2021/10
Y1 - 2021/10
N2 - This study presents a CMOS image sensor (CIS) with a two-step single-slope (TS-SS) analog-to-digital convertor (ADC), wherein the differential topology characteristics of a ramp generator are used. The proposed TS-SS ADC effectively resolves 1 most significant bit (MSB) with a half-ramping of a full analog-to-digital (A/D) reference at coarse conversion and the remaining least significant bits (LSBs) with differential slope ramping signals from the ramp generator. The proposed readout scheme maintains the existing column readout structure and does not require to regenerate the coarse-step region in each column. Moreover, the proposed TS-SS readout scheme is verified for a frame rate enhancement, that is, the efficiency increases as the bit depth of the ADC increases. A prototype CIS with the proposed 10-bit TS-SS ADC was implemented in a 1P4M 0.11 μm CIS process with a 2.9μm pitch. The measurement results of the prototype CIS demonstrated the figure of merits (FoMs) of 102μV pJ/steps and 2.79μV/MHz/steps.
AB - This study presents a CMOS image sensor (CIS) with a two-step single-slope (TS-SS) analog-to-digital convertor (ADC), wherein the differential topology characteristics of a ramp generator are used. The proposed TS-SS ADC effectively resolves 1 most significant bit (MSB) with a half-ramping of a full analog-to-digital (A/D) reference at coarse conversion and the remaining least significant bits (LSBs) with differential slope ramping signals from the ramp generator. The proposed readout scheme maintains the existing column readout structure and does not require to regenerate the coarse-step region in each column. Moreover, the proposed TS-SS readout scheme is verified for a frame rate enhancement, that is, the efficiency increases as the bit depth of the ADC increases. A prototype CIS with the proposed 10-bit TS-SS ADC was implemented in a 1P4M 0.11 μm CIS process with a 2.9μm pitch. The measurement results of the prototype CIS demonstrated the figure of merits (FoMs) of 102μV pJ/steps and 2.79μV/MHz/steps.
KW - CMOS image sensor (CIS)
KW - differential slope (DS) ramp generator
KW - two-step single-slope (TS-SS) analog-to-digital convertor (ADC)
UR - http://www.scopus.com/inward/record.url?scp=85115832404&partnerID=8YFLogxK
U2 - 10.1109/TED.2021.3102003
DO - 10.1109/TED.2021.3102003
M3 - Article
AN - SCOPUS:85115832404
SN - 0018-9383
VL - 68
SP - 4966
EP - 4971
JO - IEEE Transactions on Electron Devices
JF - IEEE Transactions on Electron Devices
IS - 10
ER -