Abstract
Wafer stacking technology becomes more important for the next generation IC technology. It requires new process development such as TSV, wafer bonding, and wafer thinning and also needs to resolve wafer warpage, power delivery, and thermo-mechanical reliability for high volume manufacturing. In this study, Cu CMP which is the key process for wafer bonding has been studied using Cu CMP and oxide CMP processes. Wafer samples were fabricated on 8" Si wafer using a damascene process. Cu dishing after Cu CMP and oxide CMP was $180{\AA}$ in average and the total height from wafer surface to bump surface was approximately $2000{\AA}$.
Translated title of the contribution | Development of Cu CMP process for Cu-to-Cu wafer stacking |
---|---|
Original language | Korean |
Pages (from-to) | 81-85 |
Number of pages | 5 |
Journal | 마이크로전자 및 패키징학회지 |
Volume | 20 |
Issue number | 4 |
DOIs | |
State | Published - Dec 2013 |