ODiN: A 32-bit high performance VLIW DSP for software defined radio applications

Seung Eun Lee, Yong Mu Jeong

Research output: Contribution to journalArticlepeer-review

2 Scopus citations

Abstract

A very long instruction word (VLIW) digital signal processor (DSP), called ODiN, which could execute six instructions in a single cycle simultaneously, is designed and fabricated using 0.25μm 1-ploy 5-metal standard cell static CMOS process. The ODiN core delivers maximum 600 MIPS with 100 MHz system clock. In order to achieve high performance operation, the designed core includes compact register files, orthogonal instruction set, single cycle operations for most instructions, and parallel processing based on software scheduling. In addition, a Viterbi decoder processor and a FFT processor that are embedded make it possible to implement software defined radio (SDR) applications efficiently.

Original languageEnglish
Pages (from-to)1780-1786
Number of pages7
JournalIEICE Transactions on Electronics
VolumeE87-C
Issue number11
StatePublished - Nov 2004

Keywords

  • DSP (Digital Signal Processor)
  • SDR (software Defined Radio)
  • VLIW
  • VLSI

Fingerprint

Dive into the research topics of 'ODiN: A 32-bit high performance VLIW DSP for software defined radio applications'. Together they form a unique fingerprint.

Cite this