TY - GEN
T1 - On design and analysis of a feasible Network-on-Chip (NoC) architecture
AU - Bahn, Jun Ho
AU - Lee, Seung Eun
AU - Bagherzadeh, Nader
PY - 2007
Y1 - 2007
N2 - In this paper, we present several enhanced network techniques which are appropriate for VLSI implementation and have reduced complexity, high throughput, and simple routing algorithm even if basic network problems such as deadlock and livelock, are considered. We develop a new packet definition to support different requirements in an MIMD message passing architecture and also verify its efficiency by comparing simulation results with various routing algorithms. Major contributions of this paper are the design of Network-on-Chip (NoC) architecture adopting a minimal adaptive routing algorithm with competitive performance and feasible design complexity, thus satisfying all the stated design goals. The proposed adaptive routing algorithm and NoC architecture offer nearly optimal performance. This can be shown by comparing with the nearoptimal worst-case throughput routing algorithm for 2D-mesh networks. By providing a uniform way of constructing such network architecture, its scalability can be easily accomplished. Moreover, this network architecture can be applied to different SoC developments.
AB - In this paper, we present several enhanced network techniques which are appropriate for VLSI implementation and have reduced complexity, high throughput, and simple routing algorithm even if basic network problems such as deadlock and livelock, are considered. We develop a new packet definition to support different requirements in an MIMD message passing architecture and also verify its efficiency by comparing simulation results with various routing algorithms. Major contributions of this paper are the design of Network-on-Chip (NoC) architecture adopting a minimal adaptive routing algorithm with competitive performance and feasible design complexity, thus satisfying all the stated design goals. The proposed adaptive routing algorithm and NoC architecture offer nearly optimal performance. This can be shown by comparing with the nearoptimal worst-case throughput routing algorithm for 2D-mesh networks. By providing a uniform way of constructing such network architecture, its scalability can be easily accomplished. Moreover, this network architecture can be applied to different SoC developments.
UR - https://www.scopus.com/pages/publications/34548126965
U2 - 10.1109/ITNG.2007.139
DO - 10.1109/ITNG.2007.139
M3 - Conference contribution
AN - SCOPUS:34548126965
SN - 0769527760
SN - 9780769527765
T3 - Proceedings - International Conference on Information Technology-New Generations, ITNG 2007
SP - 1033
EP - 1038
BT - Proceedings - International Conference on Information Technology-New Generations, ITNG 2007
T2 - 4th International Conference on Information Technology-New Generations, ITNG 2007
Y2 - 2 April 2007 through 4 April 2007
ER -