On design and analysis of a feasible Network-on-Chip (NoC) architecture

Jun Ho Bahn, Seung Eun Lee, Nader Bagherzadeh

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

40 Scopus citations

Abstract

In this paper, we present several enhanced network techniques which are appropriate for VLSI implementation and have reduced complexity, high throughput, and simple routing algorithm even if basic network problems such as deadlock and livelock, are considered. We develop a new packet definition to support different requirements in an MIMD message passing architecture and also verify its efficiency by comparing simulation results with various routing algorithms. Major contributions of this paper are the design of Network-on-Chip (NoC) architecture adopting a minimal adaptive routing algorithm with competitive performance and feasible design complexity, thus satisfying all the stated design goals. The proposed adaptive routing algorithm and NoC architecture offer nearly optimal performance. This can be shown by comparing with the nearoptimal worst-case throughput routing algorithm for 2D-mesh networks. By providing a uniform way of constructing such network architecture, its scalability can be easily accomplished. Moreover, this network architecture can be applied to different SoC developments.

Original languageEnglish
Title of host publicationProceedings - International Conference on Information Technology-New Generations, ITNG 2007
Pages1033-1038
Number of pages6
DOIs
StatePublished - 2007
Event4th International Conference on Information Technology-New Generations, ITNG 2007 - Las Vegas, NV, United States
Duration: 2 Apr 20074 Apr 2007

Publication series

NameProceedings - International Conference on Information Technology-New Generations, ITNG 2007

Conference

Conference4th International Conference on Information Technology-New Generations, ITNG 2007
Country/TerritoryUnited States
CityLas Vegas, NV
Period2/04/074/04/07

Fingerprint

Dive into the research topics of 'On design and analysis of a feasible Network-on-Chip (NoC) architecture'. Together they form a unique fingerprint.

Cite this