Optimizing Confined Nitride Trap Layers for Improved Z-Interference in 3D NAND Flash Memory

Research output: Contribution to journalArticlepeer-review

3 Scopus citations

Abstract

This paper presents an innovative approach to alleviate Z-interference in 3D NAND flash memory by proposing an optimized confined nitride trap layer structure. Z-interference poses a significant challenge in 3D NAND flash memory, especially with the reduction in cell spacing to accommodate an increased number of vertically stacked 3D NAND flash memories. While the confined nitride trap layer device designed for complete isolation of the trapping layer in three dimensions effectively reduces Z-interference, the results showed substantial variations based on the confined structure. To clarify this issue, we compared three distinct confined nitride trap layer structures and investigated their impact on Z-interference. Our findings indicate that the rectangle structure exhibited the most significant mitigation, implying that differences in the electric field applied to the poly silicon channel, which is influenced by the structure, and the increase in effective channel length are effective strategies for alleviating Z-interference. The proposed structure undergoes a comprehensive examination through technology computer-aided design (TCAD) simulations. Additionally, we introduce a practical process flow designed to minimize Z-interference.

Original languageEnglish
Article number1020
JournalElectronics (Switzerland)
Volume13
Issue number6
DOIs
StatePublished - Mar 2024

Keywords

  • 3D NAND flash memory
  • confined nitride trap
  • Z-interference

Fingerprint

Dive into the research topics of 'Optimizing Confined Nitride Trap Layers for Improved Z-Interference in 3D NAND Flash Memory'. Together they form a unique fingerprint.

Cite this