Reusing existing resources for testing a multi-processor system-on-chip

Research output: Contribution to journalArticlepeer-review

Abstract

In this article, we propose a test strategy for a multi-processor system-on-chip and model the test time for distributed Intellectual Property (IP) cores. The proposed test methodology uses the existing on-chip resources, IP cores and network elements in network-on-chip. The use of embedded IP cores as a built- in self-test (BIST) module completes the test much faster than an external test and provides flexibility in the test program. Moreover, the reuse of the existing network resources as a test media eliminates additional test access mechanism (TAM) wires in the design and increases test parallelism, reducing the area and test time. Based on the proposed test methodology, we evaluate the test time for distributed IP cores. First, we define the model for a distributed IP core with four parameters in the context of test purposes. Next, the required test time is driven. Finally, we show the characteristics of IP cores for a parallel testing that provides useful information for the test scheduling.

Original languageEnglish
Pages (from-to)355-370
Number of pages16
JournalInternational Journal of Electronics
Volume100
Issue number3
DOIs
StatePublished - 1 Mar 2013

Keywords

  • design for test
  • multi-processor SoC
  • network-on-chip

Fingerprint

Dive into the research topics of 'Reusing existing resources for testing a multi-processor system-on-chip'. Together they form a unique fingerprint.

Cite this