TY - JOUR
T1 - Reusing existing resources for testing a multi-processor system-on-chip
AU - Lee, Seung Eun
PY - 2013/3/1
Y1 - 2013/3/1
N2 - In this article, we propose a test strategy for a multi-processor system-on-chip and model the test time for distributed Intellectual Property (IP) cores. The proposed test methodology uses the existing on-chip resources, IP cores and network elements in network-on-chip. The use of embedded IP cores as a built- in self-test (BIST) module completes the test much faster than an external test and provides flexibility in the test program. Moreover, the reuse of the existing network resources as a test media eliminates additional test access mechanism (TAM) wires in the design and increases test parallelism, reducing the area and test time. Based on the proposed test methodology, we evaluate the test time for distributed IP cores. First, we define the model for a distributed IP core with four parameters in the context of test purposes. Next, the required test time is driven. Finally, we show the characteristics of IP cores for a parallel testing that provides useful information for the test scheduling.
AB - In this article, we propose a test strategy for a multi-processor system-on-chip and model the test time for distributed Intellectual Property (IP) cores. The proposed test methodology uses the existing on-chip resources, IP cores and network elements in network-on-chip. The use of embedded IP cores as a built- in self-test (BIST) module completes the test much faster than an external test and provides flexibility in the test program. Moreover, the reuse of the existing network resources as a test media eliminates additional test access mechanism (TAM) wires in the design and increases test parallelism, reducing the area and test time. Based on the proposed test methodology, we evaluate the test time for distributed IP cores. First, we define the model for a distributed IP core with four parameters in the context of test purposes. Next, the required test time is driven. Finally, we show the characteristics of IP cores for a parallel testing that provides useful information for the test scheduling.
KW - design for test
KW - multi-processor SoC
KW - network-on-chip
UR - http://www.scopus.com/inward/record.url?scp=84874284913&partnerID=8YFLogxK
U2 - 10.1080/00207217.2012.713011
DO - 10.1080/00207217.2012.713011
M3 - Article
AN - SCOPUS:84874284913
SN - 0020-7217
VL - 100
SP - 355
EP - 370
JO - International Journal of Electronics
JF - International Journal of Electronics
IS - 3
ER -