Si 기판의 연삭 공정이 산화주석 박막의 전기적 성질에 미치는 영향 연구

Translated title of the contribution: Effect of Si grinding on electrical properties of sputtered tin oxide thin films

Research output: Contribution to journalArticlepeer-review

Abstract

Recently, technologies for integrating various devices such as a flexible device, a transparent device, and a MEMS device have been developed. The key processes of heterogeneous device manufacturing technology are chip or wafer-level bonding process, substrate grinding process, and thin substrate handling process. In this study, the effect of Si substrate grinding process on the electrical properties of tin oxide thin films applied as transparent thin film transistor or flexible electrode material was investigated. As the Si substrate thickness became thinner, the Si d-spacing decreased and strains occurred in the Si lattice. Also, as the Si substrate thickness became thinner, the electric conductivity of tin oxide thin film decreased due to the lower carrier concentration. In the case of the thinner tin oxide thin film, the electrical conductivity was lower than that of the thicker tin oxide thin film and did not change much by the thickness of Si substrate.
Translated title of the contributionEffect of Si grinding on electrical properties of sputtered tin oxide thin films
Original languageKorean
Pages (from-to)49-53
Number of pages5
Journal마이크로전자 및 패키징학회지
Volume25
Issue number2
DOIs
StatePublished - Jun 2018

Fingerprint

Dive into the research topics of 'Effect of Si grinding on electrical properties of sputtered tin oxide thin films'. Together they form a unique fingerprint.

Cite this