TSV 인터포저 기술을 이용한 3D 패키지의 방열 해석

Translated title of the contribution: Thermal Analysis of 3D package using TSV Interposer

Research output: Contribution to journalArticlepeer-review

Abstract

In 3-dimensional (3D) integrated package, thermal management is one of the critical issues due to the high heat flux generated by stacked multi-functional chips in miniature packages. In this study, we used numerical simulation method to analyze the thermal behaviors, and investigated the thermal issues of 3D package using TSV (through-silicon-via) technology for mobile application. The 3D integrated package consists of up to 8 TSV memory chips and one logic chip with a interposer which has regularly embedded TSVs. Thermal performances and characteristics of glass and silicon interposers were compared. Thermal characteristics of logic and memory chips are also investigated. The effects of numbers of the stacked chip, size of the interposer and TSV via on the thermal behavior of 3D package were investigated. Numerical analysis of the junction temperature, thermal resistance, and heat flux for 3D TSV package was performed under normal operating and high performance operation conditions, respectively. Based on the simulation results, we proposed an effective integration scheme of the memory and logic chips to minimize the temperature rise of the package. The results will be useful of design optimization and provide a thermal design guideline for reliable and high performance 3D TSV package.
Translated title of the contributionThermal Analysis of 3D package using TSV Interposer
Original languageKorean
Pages (from-to)43-51
Number of pages8
Journal마이크로전자 및 패키징학회지
Volume21
Issue number2
DOIs
StatePublished - Jun 2014

Fingerprint

Dive into the research topics of 'Thermal Analysis of 3D package using TSV Interposer'. Together they form a unique fingerprint.

Cite this